# **TestWay Express**<sup>®</sup>

## Lean NPI optimizes **Test Coverage**

TestWay Express is a fully integrated TestWay Express analyzes the numsolution that enables electronic manufacturers to optimize the design to test flow:

- Define the manufacturing line; in-Þ cluding a combination of assembly, inspection and test machines.
- Estimate the test coverage of each individual stage and optimize the combined results.
- Generate the input files for each Þ test stage that reflect the selected strategy.
- Measure the real test coverage by D: importing the post-debug test program or coverage data.
- Compare the early estimation with D. the actual measured test program coverage, identifying gaps in the overall strategy.

Test is essential for improving product quality by striving to detect and prevent all faults on a product. This maximizes the number of good products shipped to the customer. It is important to:

- Define the optimum test strategy в. to maximize the test coverage.
- Produce a test specification docu-B. ment that defines what to test.
- Compare the developed tests P against the test requirements.
- Understand the production process capability and determine an acceptable level of defects that can be shipped to the customer.

ber of defects detected at each stage in the test process and identifies any shortfall in test coverage and undetected defects. It allows the computation of the IPC metrics such as first pass yield (FPY), fall-of-rate or escape rate by importing the real time DPMO (Defect Per Million Opportunities) from the manufacturing process. The manufacturing test strategy is tuned to provide the optimal test coverage for identifying potential defects.

**TestWay Express** is built around TestWay, the industry leading DfT and test coverage analysis tool from the ASTER product portfolio.

### EASE OF USE

A combination of application wizards, and drag and drop operations guide you through the project creation to enable coverage reports to be generated in 6 easy steps:

- Input the board data.
- Modelize the components.
- Place the probes.
- Select the manufacturing strategy
- Generate input files for test & inspection machines.
- Create the test coverage reports.



Ease of Use

project. Add multiple test strategies for project analysis, by simply drag and drop from the machine list.

Application wizards guide you through the

Probe allocation & accessibility

Place probes aligned to priority rules for top or bottom side access using test points, connectors, vias, THT, SMD, bead probes, and generate detailed accessibility report.

#### Test coverage estimation

Key product benefits:

Maximize test and inspection coverage by estimating coverage aligned to selected test strategies. Perform "what-if" analysis to select the optimal test strategy, to achieve maximum coverage. Eliminate redundant test steps.

 Automated test program creation Generate the input files for AOI, AXI, BST, ICT, FPT in a matter of minutes or hours rather than days.

#### Test coverage measurement

Determine the real test coverage and compare against the early estimation to identify areas for improvement.

#### • Yield estimation

Calculate the first pass yield (FPY) by importing real time DPMO data for the manufacturing process to tune the test strategy for optimum test coverage.

#### Wide variety of testers supported Import & Export test programs from a

wide range of vendors, more than 45 test & inspection machines supported.

Layout from native CAD formats Create layout view from standard CAD formats such as GENCAD, CAMCAD, FATF, ODB++, or direct from native CAD layout data.

#### Component classification

Visualize and edit component attributes such as part number, shape, class, value, tolerance, mounted status, etc. Prompts for missing information.



www.aster-technologies.com

#### **INPUT BOARD DATA**

53 CAD importers are available to support layout, schematic Probes are placed by considering the mechanical and design netlist and schematic graphics. This is a key differentiator as for test (DFT) constraints practiced by respective companies. other commercial DfT tools work only from the layout stage.

TestWay Express operates from native CAD formats and ensures the full interoperability between all stages across the design/manufacturing flow.

CAD data is required to understand the board design. Geometrical and electrical information such as component class, value, tolerance, package shape, height, centroid and test probes are automatically extracted.

The probe locations are referenced when assessing the nodal access for flying probe and in-circuit during test program generation or coverage analysis.

The Bill Of Material (BOM) can be used to supplement the CAD data with additional attributes that may not be provided in the CAD data, such as part number, component description, value, mounted status, etc.

The board schematic can be imported to allow full interaction between the reports and the viewer, and to visualize any attributes such as test coverage.

#### **MODELIZE THE COMPONENTS**

The better the components are modelized, the more accurate is the test strategy analysis.

|     | Dearb | by: Nore 💌        | First Mills |          | • •     | 084                  |       |   |
|-----|-------|-------------------|-------------|----------|---------|----------------------|-------|---|
|     | Ref   | Туре              | PatNuiber   | Shape    | Pin ont | Caus                 | Value | 1 |
| 4   | C560  | EG/TV01H102K      | P03-006207  | 0603     | 2       | + CAPACITOR ANALOG   | la    | 1 |
| 4   | C561  | ECJ-TV01H102K     | PE3-006207  | 0603     | 2       | + DATACITOR, ANALOG  | In    |   |
| 4   | C562  | CORDICTOR/OFFACTU | PE3-104739  | 0603     | 2       | + DAPACITOR, ANALOG  | 100h  |   |
| 1   | CN1   | EC//WTE1042       | P03-114541  | DBOP     | 8       | + CAPACITOR, ANALOG  | 100n  |   |
| 4   | CN2   | ECHWITE104Z       | P03-114549  | D/B0P    | 8       | + CAPACITOR, ANALOG  | 100n  |   |
| 4   | CN3   | ECHW/TE1042       | PE3-114541  | £180P    | 8       | + CAPACITOR, ANALOG  | 100n  |   |
| 1   | CN4   | EC//W/TE104Z      | P03-114548  | £/80P    | 8       | + DAPACITOR ANALOG   | 100h  |   |
| 1   | CN5   | ECHRWPIE1042      | P03-114548  | E/80P    | 8       | + CAPACITOR ANALOG   | 100h  |   |
| 1   | CON3  | 53856-5070        | P23-08653H  | OTCOMISO | P 56    | CONNECTOR/HYBRID     |       | L |
| 1   | 01    | LTST-C15018KT     | P09-210129  | C150     | 2       | 4 LED DIGDE HYBRID   |       |   |
| ¥.  | D2    | LTST-C150TBKT     | P09/210129  | C150     | 2       | \$+ LED.DHODE.HYBRID |       |   |
| 1   | 03    | LTST-C150TBKT     | P09-210128  | C150     | 2       | 라 LED DRODE HYBRID   |       |   |
| 4   | D4    | LTST-C15018KT     | P09/210129  | C150     | 2       | 計 LED.DHODE.HYBRID   |       |   |
| × . | 05    | LTST-C15018KT     | P09-210129  | C150     | 2       | 라 LED.DIODE.HYBRID   |       |   |
| 4   | 08    | LTST C150TBKT     | P09210129   | C150     | 2       | SH- LED.DHODE.HYBRID |       | 2 |
|     |       |                   |             |          |         |                      | 3     |   |

The component classificator is a user friendly editor that allows users to:

- Edit component type, value, tolerances, part number, etc. Þ which is required to determine the type of test that can be conducted on the component.
- Define pin function of polarized components and internal . component structures for multi-element components such as resistor packs or double diodes.
- Import BSDL file to describe the boundary-scan cell structure of boundary-scan compliant devices.
- Re-use IBIS, TestWay or test models in order to specify component and pin attributes.



A component wizard is provided to simplify the component modeling by automatically identifying device classes, importing any available models and extracting valuable component information such as value, tolerance, shape etc, directly from the BOM description.

#### PLACE THE PROBES

| Pulie Pulie des Cons.     | - 14 Bel              |                      |                |
|---------------------------|-----------------------|----------------------|----------------|
| J. J.                     | u ih                  | Ŧ                    |                |
| Гозд Тдес                 | $w,b\in \mathfrak{N}$ | C tenese             |                |
| Vinimum Leanue Sirwi      | :01                   | H (L (LIV))          | ·              |
| Vollage Little Beautiful  | :01                   | eensel eewoor        |                |
| ward of religerance:      | 100.                  | coling the Learance  | r 220          |
| gavan Hustorian           |                       | Jiw wide nas         | Г              |
| nolude (1994-1994)        | R                     | seep a second set of |                |
| include vial the Lin Kell |                       |                      | Grene del mona |
|                           |                       | -                    |                |

Probe locations may already be defined within the CAD data, but there may be insufficient access for total test coverage. In which case the probe analyzer can be used to consider alternative top and bottom side accessibility options such as through hole pins (THT), connectors, SMD pads, vias or bead probes etc.

| Side: C Top                                     |              |                  | +                | Side                     | Class                 |                         | Si         | 20               |
|-------------------------------------------------|--------------|------------------|------------------|--------------------------|-----------------------|-------------------------|------------|------------------|
| (* Bolt                                         | om           | Ad               | d>>>             | Bottom<br>Bottom         | Test_<br>Conne<br>THT |                         | D          | flucie<br>flucie |
| Dass: C Tes<br>C Cor<br>C THI<br>G Via<br>C SMI | nector       |                  |                  | Bottom                   | Via                   |                         |            | stault           |
| Size                                            |              |                  | SVE CC           |                          |                       |                         |            |                  |
| Nets                                            |              | u.               |                  | ple Pin                  |                       | e-Pin                   |            | Pin              |
| Nets                                            |              | Milets<br>Access | N                | ple Pin<br>ets<br>Access | N                     | e-Pin<br>lets<br>Access |            | ets              |
|                                                 | N            | lets             | N                | ets                      | N                     | lets                    | N          | ets              |
| Nets                                            | N<br>Total   | lets             | N<br>Total       | ets                      | Total                 | lets                    | N<br>Total | ets              |
| Nets<br>Side<br>Top only                        | Total<br>196 | Access.          | N<br>Total<br>10 | Access<br>0              | Total<br>186          | Access.                 | Total<br>D |                  |

Once the possible probe positions have been analyzed, the nail allocation algorithm selects the best of these opportunities for the nail positioning according to the preferences set by the user.

This allows the estimated coverage to be calculated according to the real test access.

TestWay Express generates a complete set of documentation:

- Accessibility report is created to provide a list of the nodes that do not have access, with reference to the rule placement violation that prevents access.
- Check plots and drill files. Þ
- Þ List of probes and nails in MS-EXCEL format.
- Nail retro-annotation back to the schematic. This is help-Þ ful for repair because it allows visualization of nails on the layout, schematic and virtual schematic viewers with full cross-probing.

#### SELECT MANUFACTURING STRATEGY

When deciding on the optimal test flow, it is important to consider all available test and inspection machines such as AOI, AXI, BST, ICT, FPT and Functional test.

The "test line" is easily defined using a simple drag and drop operation. The theoretical test models for coverage estimation and the actual test models for coverage measurement, can be combined to reflect your manufacturing strategy.

The gauges provide a quick view of the level of component modeling and board accessibility. To review the respective report, you simply click-on the gauges !



#### **DESIGN TO TEST**

The test strategies simulation results are used to automate the assembly, test & inspection program generation for assembly machine, in-circuit test (ICT), flying-probe, X-ray, Automated Optical Inspection (AOI) and Boundary-Scan test. Output processors are available for test & inspection machines from leading suppliers such as Acculogic, Aeroflex, Agilent, Asset, Goepel Electronics, JTAG Technologies, Takaya, Teradyne/Genrad, Mydata, XJTAG and ... In addition to creating the test machine input files, TestWay Express also generates test models for analog multi-element components and digital models including disable configuration.

#### **REAL COVERAGE**

The real test coverage is determined after the test has been developed and debugged, by analyzing the test program or coverage reports from a wide range of test and inspection systems used within the industry.

Industry standard coverage metrics such as PPVS (Presence, Polarity, Value, Solder), or PCOLA/SOQ (Placement, Correct, Orientation, Live, Alignment / Short, Open, Quality) are used in calculating both the estimated and real coverage, so that the same analysis criteria is used in the overall analysis.

#### **COVERAGE ESTIMATION**

Each of the theoretical test strategies allows selection of tester settings from a feature list for a particular test strategy.

In order to provide a more accurate estimation, any specific test features that are available on the target tester should also be included in the analysis. This aligns the estimated coverage to the real tester coverage.



**TestWay Express** handles cross optimization along the test line such as Boundary-Scan or AOI that can be used to minimize the In-Circuit Test or Flying Probe Test.



More than 45 coverage importers are available from the leading test and inspection suppliers within the industry.

When combining theoretical tester models with the real tester program, or report. It allows direct comparison to verify that the completed test program is in alignment with your early expectations.

#### **EXPLORE TEST COVERAGE**

Once the test strategy is defined and the respective tester settings are selected, simply press the "Analyze" button to launch the analysis and visualize the resultant coverage across all views and reports.

**TestWay Express** creates a variety of comprehensive HTML and MS-Excel reports.

- Board level overview of the combined coverage, or independent reports that define the coverage provided by each of the test and inspection machines in the test line.
- All components are categorized within the "Device Type" field. To access the pin level coverage simply select the device category to drill down to the component list and select the respective device.

• The overall coverage is defined by the "board score" within the top level report. The individual coverage scores for the respective test strategies are highlighted in the test line.

Individual test reports can be viewed by selecting the respective tester from the test line.

- Navigation is aided by full interactive cross-probing between all the HTML reports, the schematic, layout and virtual schematic views.
- Coverage visualizations are categorized using easy to interpret traffic light color coding.

Not tested

Partially tested



#### Visit our web site at www.aster-technologies.com for the latest product news.

Copyright © 2011 ASTER Technologies. TestWay, TestWay Express, QuadView and QUAD are trademarks of ASTER Technologies. All other trademarks mentioned in this document are trademarks of their respective owners.

#### **Corporate Headquarters**

ASTER Technologies 55 bis, rue de Rennes F35510 Cesson-Sevigne France Phone: +33 (0)2 99 83 01 01 Fax: +33 (0)2 99 83 01 00 sales@aster-technologies.com United Kingdom ASTER Technologies Ltd. PO Box 327 Tarporley Cheshire, CW6 9WD Phone: +44 (0) 1829 261557 Mob. +44 (0) 7711 927840 sales-UK@aster-technologies.com

